From f9fe8a8ead5935a585726e4339df07fcd1c9201e Mon Sep 17 00:00:00 2001 From: Nick Clifton Date: Sat, 2 Dec 2000 00:55:22 +0000 Subject: Add MIPS V and MIPS 64 machine numbers --- include/elf/ChangeLog | 2 ++ include/elf/mips.h | 6 ++++++ include/opcode/ChangeLog | 3 +++ include/opcode/mips.h | 5 +++++ 4 files changed, 16 insertions(+) (limited to 'include') diff --git a/include/elf/ChangeLog b/include/elf/ChangeLog index a1ef8852a..7c6b94e07 100644 --- a/include/elf/ChangeLog +++ b/include/elf/ChangeLog @@ -4,6 +4,8 @@ (E_MIPS_MACH_MIPS32, E_MIPS_MACH_MIPS32_4K): Replace the former with the latter. + * mips.h (E_MIPS_ARCH_5, E_MIPS_ARCH_64): New definitions. + 2000-11-30 Jan Hubicka * common.h (EM_X86_64): New macro. diff --git a/include/elf/mips.h b/include/elf/mips.h index 41f52cd04..ec333bfcb 100644 --- a/include/elf/mips.h +++ b/include/elf/mips.h @@ -121,9 +121,15 @@ END_RELOC_NUMBERS (R_MIPS_maxext) /* -mips4 code. */ #define E_MIPS_ARCH_4 0x30000000 +/* -mips5 code. */ +#define E_MIPS_ARCH_5 0x40000000 + /* -mips32 code. */ #define E_MIPS_ARCH_32 0x50000000 +/* -mips64 code. */ +#define E_MIPS_ARCH_64 0x60000000 + /* The ABI of the file. Also see EF_MIPS_ABI2 above. */ #define EF_MIPS_ABI 0x0000F000 diff --git a/include/opcode/ChangeLog b/include/opcode/ChangeLog index ceb0317c9..798d3039f 100644 --- a/include/opcode/ChangeLog +++ b/include/opcode/ChangeLog @@ -25,6 +25,9 @@ (OPCODE_IS_MEMBER): Update for new ISA membership-related constant meanings. + * mips.h (INSN_ISA64, ISA_MIPS5, ISA_MIPS64): New + definitions. + 2000-10-20 Jakub Jelinek * sparc.h (enum sparc_opcode_arch_val): Add SPARC_OPCODE_ARCH_V9B. diff --git a/include/opcode/mips.h b/include/opcode/mips.h index 7eaba3008..bd8f0234c 100644 --- a/include/opcode/mips.h +++ b/include/opcode/mips.h @@ -313,6 +313,7 @@ struct mips_opcode #define INSN_ISA4 0x00000080 #define INSN_ISA5 0x00000100 #define INSN_ISA32 0x00000200 +#define INSN_ISA64 0x00000400 /* Chip specific instructions. These are bitmasks. */ @@ -334,7 +335,9 @@ struct mips_opcode #define ISA_MIPS2 (ISA_MIPS1 | INSN_ISA2) #define ISA_MIPS3 (ISA_MIPS2 | INSN_ISA3) #define ISA_MIPS4 (ISA_MIPS3 | INSN_ISA4) +#define ISA_MIPS5 (ISA_MIPS4 | INSN_ISA5) #define ISA_MIPS32 (ISA_MIPS2 | INSN_ISA32) +#define ISA_MIPS64 (ISA_MIPS5 | INSN_ISA32 | INSN_ISA64) /* CPU defines, use instead of hardcoding processor number. Keep this in sync with bfd/archures.c in order for machine selection to work. */ @@ -357,6 +360,8 @@ struct mips_opcode #define CPU_MIPS16 16 #define CPU_MIPS32 32 #define CPU_MIPS32_4K 3204113 /* 32, 04, octal 'K' */ +#define CPU_MIPS5 5 +#define CPU_MIPS64 64 /* Test for membership in an ISA including chip specific ISAs. INSN is pointer to an element of the opcode table; ISA is the -- cgit v1.2.3